Freelance Electronics Components Distributor
Closed Dec 25th-26th
800-300-1968
We Stock Hard to Find Parts

SNJ54AS885JT

Part # SNJ54AS885JT
Description Magnitude Comparator 8-Bit 24-Pin CDIP Tube - RAL
Category IC
Availability In Stock
Qty 39
Qty Price
1 - 8 $28.68741
9 - 16 $22.81953
17 - 24 $21.51556
25 - 32 $19.99426
33 + $17.82097
Manufacturer Available Qty
Texas Instruments
Date Code: 9021
  • Shipping Freelance Stock: 5
    Ships Immediately
Texas Instruments
Date Code: 9514
  • Shipping Freelance Stock: 1
    Ships Immediately
Texas Instruments
Date Code: 8850
  • Shipping Freelance Stock: 1
    Ships Immediately
Texas Instruments
Date Code: 8816
  • Shipping Freelance Stock: 3
    Ships Immediately
Texas Instruments
Date Code: 8733
  • Shipping Freelance Stock: 11
    Ships Immediately
Texas Instruments
Date Code: 8930
  • Shipping Freelance Stock: 3
    Ships Immediately
Texas Instruments
Date Code: 8733
  • Shipping Freelance Stock: 15
    Ships Immediately



Technical Document


DISCLAIMER: The information provided herein is solely for informational purposes. Customers must be aware of the suitability of this product for their application, and consider that variable factors such as Manufacturer, Product Category, Date Codes, Pictures and Descriptions may differ from available inventory.

SN54AS885 . . . JT PACKAGE
SN74AS885 . . . DW OR NT PACKAGE
(TOP VIEW)
SN54AS885 . . . FK PACKAGE
(TOP VIEW)
1
2
3
4
5
6
7
8
9
10
11
12
24
23
22
21
20
19
18
17
16
15
14
13
L/A
P < QIN
P > QIN
Q7
Q6
Q5
Q4
Q3
Q2
Q1
Q0
GND
V
CC
PLE
P7
P6
P5
P4
P3
P2
P1
P0
P < QOUT
P > QOUT
NC – No internal connection
3212827
12 13
5
6
7
8
9
10
11
25
24
23
22
21
20
19
P6
P5
P4
NC
P3
P2
P1
Q7
Q6
Q5
NC
Q4
Q3
Q2
426
14 15 16 17 18
Q1
Q0
GND
NC
P > QOUT
P < QOUT
P0
P > QIN
P < QIN
L/A
NC
PLE
P7
V
CC
SN54AS885, SN74AS885
8-BIT MAGNITUDE COMPARATORS
SDAS236A – DECEMBER 1982 – REVISED JANUARY 1995
Copyright 1995, Texas Instruments Incorporated
1
POST OFFICE BOX 655303 DALLAS, TEXAS 75265
Latchable P-Input Ports With Power-Up
Clear
Choice of Logical or Arithmetic
(Two’s Complement) Comparison
Data and PLE Inputs Utilize pnp Input
Transistors to Reduce dc Loading Effects
Approximately 35% Improvement in
ac Performance Over Schottky TTL While
Performing More Functions
Cascadable to n Bits While Maintaining
High Performance
10% Less Power Than STTL for an 8-Bit
Comparison
Package Options Include Plastic
Small-Outline (DW) Packages, Ceramic
Chip Carriers (FK), and Standard Plastic
(NT) and Ceramic (JT) 300-mil DIPs
description
These advanced Schottky devices are capable of
performing high-speed arithmetic or logic
comparisons on two 8-bit binary or two’s
complement words. Two fully decoded decisions
about words P and Q are externally available at
two outputs. These devices are fully expandable
to any number of bits without external gates. To
compare words of longer lengths, the P > QOUT
and P < QOUT outputs of a stage handling less
significant bits can be connected to the P > QIN
and P < QIN inputs of the next stage handling
more significant bits. The cascading paths are
implemented with only a two-gate-level delay to
reduce overall comparison times for long words.
Two alternative methods of cascading are shown
in
application information
.
The latch is transparent when P latch-enable
(PLE) input is high; the P-input port is latched
when PLE is low. This provides the designer with temporary storage for the P-data word. The enable circuitry
is implemented with minimal delay times to enhance performance when cascaded for longer words. The PLE,
P, and Q data inputs utilize pnp input transistors to reduce the low-level current input requirement to typically
0.25 mA, which minimizes dc loading effects.
The SN54AS885 is characterized for operation over the full military temperature range of –55°C to 125°C. The
SN74AS885 is characterized for operation from 0°C to 70°C.
PRODUCTION DATA information is current as of publication date.
Products conform to specifications per the terms of Texas Instruments
standard warranty. Production processing does not necessarily include
testing of all parameters.
SN54AS885, SN74AS885
8-BIT MAGNITUDE COMPARATORS
SDAS236A – DECEMBER 1982 – REVISED JANUARY 1995
2
POST OFFICE BOX 655303 DALLAS, TEXAS 75265
FUNCTION TABLE
INPUTS OUTPUTS
COMPARISON
L/A
DATA
P0P7,
Q0Q7
P > QIN P < QIN P > QOUT P < QOUT
Logical H P > Q X X H L
Logical H P < Q X XL H
Logical
H P = Q H or L H or L H or L H or L
Arithmetic L P AG Q X XH L
Arithmetic L Q AG P X XL H
Arithmetic
L P = Q H or L H or L H or L H or L
In these cases, P > QOUT follows P > QIN and P < QOUT follows P < QIN.
AG = arithmetically greater than
logic symbol
C1
23
PLE
M [ARITH, 2s COMP]
1D
15
P0
16
P1
17
P2
18
P3
>
3
P > QIN
<
2
P < QIN
P > QOUT
13
P > Q
P < QOUT
14
P < Q
19
P4
20
P5
21
P6
22
P7
0
11
Q0
10
Q1
9
Q2
8
Q3
7
Q4
6
Q5
5
Q6
7
4
Q7
M [LOGIC]
1
COMP
1=0 0
7
P
Q
L/A
This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.
Pin numbers shown are for the DW, JT, and NT packages.
SN54AS885, SN74AS885
8-BIT MAGNITUDE COMPARATORS
SDAS236A – DECEMBER 1982 – REVISED JANUARY 1995
3
POST OFFICE BOX 655303 DALLAS, TEXAS 75265
logic diagram (positive logic)
Q0
ARITH
LOGIC
1
2
11
3
10
9
8
7
6
5
4
15
16
17
18
19
20
21
22
23
4MSB =
P0 = Q0
P1 = Q1
P2 = Q2
P3 = Q3
P5 = Q5
P7 = Q7
P6 = Q6
14
13
PLE
P7
P6
P5
P4
P3
P2
P1
P0
Q7
Q6
Q5
Q4
Q3
Q2
Q1
Q0
P > QIN
P < QIN
L/A
P < QOUT
P > QOUT
C1
P7
P7
P6
P6
P5
P5
P4
P4
P3
P3
P2
P2
P1
P1
P0
P0
Q7
Q7
Q6
Q6
Q5
Q5
Q4
Q4
Q3
Q3
Q2
Q2
Q1
Q1
Q0
1D
Pin numbers shown are for the DW, JT, and NT packages.
123456NEXT