Freelance Electronics Components Distributor
Closed Dec 25th-26th
800-300-1968
We Stock Hard to Find Parts

SPC5200CBV400B

Part # SPC5200CBV400B
Description MPU MPC52xx RISC 32-Bit 400MHz 2.5V/3.3V 272-Pin BGA Tray
Category IC
Availability Out of Stock
Qty 0
Qty Price
1 + $29.63318



Technical Document


DISCLAIMER: The information provided herein is solely for informational purposes. Customers must be aware of the suitability of this product for their application, and consider that variable factors such as Manufacturer, Product Category, Date Codes, Pictures and Descriptions may differ from available inventory.

Electrical and Thermal Characteristics
MPC5200B Data Sheet, Rev. 1
Freescale Semiconductor 55
NOTE
Output timing is specified at a nominal 50 pF load.
Figure 42. Timing Diagram — SPI Slave Mode, Format 0 (CPHA = 0)
Table 47. Timing Specifications — SPI Slave Mode, Format 0 (CPHA = 0)
Sym Description Min Max Units SpecID
1 SCK cycle time, programable in the PSC CCS register 30.0 ns A15.37
2 SCK pulse width, 50% SCK duty cycle 15.0 ns A15.38
3 Slave select clock delay 1.0 ns A15.39
4 Input Data setup time 1.0 ns A15.40
5 Input Data hold time 1.0 ns A15.41
6 Output data valid after SS
14.0 ns A15.42
7 Output data valid after SCK 14.0 ns A15.43
8 Slave disable lag time 0.0 ns A15.44
9 Minimum Sequential Transfer delay = 2 * IP Bus clock cycle time 30.0 A15.45
SCK
(CLKPOL=0)
SCK
(CLKPOL=1)
MOSI
Input
Input
Input
SS
Input
MISO
Output
1
22
9
3
7
4
6
5
8
MPC5200B Data Sheet, Rev. 1
Electrical and Thermal Characteristics
Freescale Semiconductor56
NOTE
Output timing is specified at a nominal 50 pF load.
Figure 43. Timing Diagram — SPI Master Mode, Format 1 (CPHA = 1)
Table 48. Timing Specifications — SPI Master Mode, Format 1 (CPHA = 1)
Sym Description Min Max Units SpecID
1 SCK cycle time, programable in the PSC CCS register 30.0 ns A15.46
2 SCK pulse width, 50% SCK duty cycle 15.0 ns A15.47
3 Slave select clock delay, programable in the PSC CCS register 30.0 ns A15.48
4 Output data valid 8.9 ns A15.49
5 Input Data setup time 6.0 ns A15.50
6 Input Data hold time 1.0 ns A15.51
7 Slave disable lag time 8.9 ns A15.52
8 Sequential Transfer delay, programable in the PSC CTUR / CTLR
register
15.0 ns A15.53
9 Clock falling time 7.9 ns A15.54
10 Clock rising time 7.9 ns A15.55
SCK
(CLKPOL=0)
SCK
(CLKPOL=1)
MOSI
Output
Output
Output
SS
Output
MISO
Input
1
22
7
8
3
4
6
10
9
9
10
5
Electrical and Thermal Characteristics
MPC5200B Data Sheet, Rev. 1
Freescale Semiconductor 57
NOTE
Output timing is specified at a nominal 50 pF load.
Figure 44. Timing Diagram — SPI Slave Mode, Format 1 (CPHA = 1)
Table 49. Timing Specifications — SPI Slave Mode, Format 1 (CPHA = 1)
Sym Description Min Max Units SpecID
1 SCK cycle time, programable in the PSC CCS register 30.0 ns A15.56
2 SCK pulse width, 50% SCK duty cycle 15.0 ns A15.57
3 Slave select clock delay 0.0 ns A15.58
4 Output data valid 14.0 ns A15.59
5 Input Data setup time 2.0 ns A15.60
6 Input Data hold time 1.0 ns A15.61
7 Slave disable lag time 0.0 ns A15.62
8 Minimum Sequential Transfer delay = 2 * IP-Bus clock cycle time 30.0 ns A15.63
SCK
(CLKPOL=0)
SCK
(CLKPOL=1)
MOSI
Input
Input
Input
SS
Input
MISO
Output
1
22
7
8
3
4
6
5
PREVIOUS1213141516171819202122232425NEXT