Freelance Electronics Components Distributor
Closed Dec 25th-26th
800-300-1968
We Stock Hard to Find Parts

SN74VMEH22501ADGGR

Part # SN74VMEH22501ADGGR
Description Bus XCVR Single 10-CH 3-ST 48-Pin TSSOP T/R - Tape and Ree
Category IC
Availability Out of Stock
Qty 0
Qty Price
1 + $2.69950



Technical Document


DISCLAIMER: The information provided herein is solely for informational purposes. Customers must be aware of the suitability of this product for their application, and consider that variable factors such as Manufacturer, Product Category, Date Codes, Pictures and Descriptions may differ from available inventory.


        
        
SCES620 – DECEMBER 2004
1
POST OFFICE BOX 655303 DALLAS, TEXAS 75265
D Member of the Texas Instruments
Widebus Family
D UBT Transceiver Combines D-Type
Latches and D-Type Flip-Flops for
Operation in Transparent, Latched, or
Clocked Modes
D OEC Circuitry Improves Signal Integrity
and Reduces Electromagnetic Interference
(EMI)
D Compliant With VME64, 2eVME, and 2eSST
Protocols
D Bus Transceiver Split LVTTL Port Provides
Feedback Path for Control and Diagnostics
Monitoring
D I/O Interfaces Are 5-V Tolerant
D B-Port Outputs (−48 mA/64 mA)
D Y and A-Port Outputs (−12 mA/12 mA)
D I
off
, Power-Up 3-State, and BIAS V
CC
Support Live Insertion
D Bus Hold on 3A-Port Data Inputs
D 26-W Equivalent Series Resistor on
3A Ports and Y Outputs
D Flow-Through Architecture Facilitates
Printed Circuit Board Layout
D Distributed V
CC
and GND Pins Minimize
High-Speed Switching Noise
D Latch-Up Performance Exceeds 100 mA Per
JESD 78, Class II
D ESD Protection Exceeds JESD 22
− 2000-V Human-Body Model (A114-A)
− 200-V Machine Model (A115-A)
− 1000-V Charged-Device Model (C101)
description/ordering information
ORDERING INFORMATION
T
A
PACKAGE
ORDERABLE
PART NUMBER
TOP-SIDE
MARKING
TSSOP − DGG Tape and reel SN74VMEH22501ADGGR VMEH22501A
−40°C to 85°C
TVSOP − DGV Tape and reel SN74VMEH22501ADGVR VK501A
−40 C to 85 C
VFBGA − GQL Tape and reel SN74VMEH22501AGQLR VK501A
Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines
are available at www.ti.com/sc/package.
Copyright 2004, Texas Instruments Incorporated
Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of
Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.
Motorola is a trademark of Motorola, Inc.
OEC, UBT, and Widebus are trademarks of Texas Instruments.
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
48
47
46
45
44
43
42
41
40
39
38
37
36
35
34
33
32
31
30
29
28
27
26
25
1OEBY
1A
1Y
GND
2A
2Y
V
CC
2OEBY
3A1
GND
LE
3A2
3A3
OE
GND
3A4
CLKBA
V
CC
3A5
3A6
GND
3A7
3A8
DIR
1OEAB
V
CC
1B
GND
BIAS V
CC
2B
V
CC
2OEAB
3B1
GND
V
CC
3B2
3B3
V
CC
GND
3B4
CLKAB
V
CC
3B5
3B6
GND
3B7
3B8
V
CC
DGG OR DGV PACKAGE
(TOP VIEW)
  !"#$%&'#! ( )*$$+!' &( #" ,*-.)&'#! /&'+0
$#/*)'( )#!"#$% '# (,+)")&'#!( ,+$ '1+ '+$%( #" +2&( !('$*%+!'(
('&!/&$/ 3&$$&!'40 $#/*)'#! ,$#)+((!5 /#+( !#' !+)+((&$.4 !).*/+
'+('!5 #" &.. ,&$&%+'+$(0

        
        
SCES620 – DECEMBER 2004
2
POST OFFICE BOX 655303 DALLAS, TEXAS 75265
description/ordering information (continued)
The SN74VMEH22501A 8-bit universal bus transceiver has two integral 1-bit three-wire bus transceivers and
is designed for 3.3-V V
CC
operation with 5-V tolerant inputs. The UBT transceiver allows transparent, latched,
and flip-flop modes of data transfer, and the separate LVTTL input and outputs on the bus transceivers provide
a feedback path for control and diagnostics monitoring. This device provides a high-speed interface between
cards operating at LVTTL logic levels and VME64, VME64x, or VME320
backplane topologies.
The SN74VMEH22501A is pin-for-pin capatible to the VMEH22501, but operates at a wider operating
temperature (−40°C to 85°C) range.
High-speed backplane operation is a direct result of the improved OEC circuitry and high drive that has been
designed and tested into the VME64x backplane model. The B-port I/Os are optimized for driving large
capacitive loads and include pseudo-ETL input thresholds (1/2 V
CC
±50 mV) for increased noise immunity.
These specifications support the 2eVME protocols in VME64x (ANSI/VITA 1.1) and 2eSST protocols in
VITA 1.5. With proper design of a 21-slot VME system, a designer can achieve 320-Mbyte transfer rates on
linear backplanes and, possibly, 1-Gbyte transfer rates on the VME320 backplane.
All inputs and outputs are 5-V tolerant and are compatible with TTL and 5-V CMOS inputs.
Active bus-hold circuitry holds unused or undriven 3A-port inputs at a valid logic state. Bus-hold circuitry is not
provided on 1A or 2A inputs, any B-port input, or any control input. Use of pullup or pulldown resistors with the
bus-hold circuitry is not recommended.
This device is fully specified for live-insertion applications using I
off
, power-up 3-state, and BIAS V
CC
. The I
off
circuitry prevents damaging current to backflow through the device when it is powered off/on. The power-up
3-state circuitry places the outputs in the high-impedance state during power up and power down, which
prevents driver conflict. The BIAS V
CC
circuitry precharges and preconditions the B-port input/output
connections, preventing disturbance of active data on the backplane during card insertion or removal, and
permits true live-insertion capability.
When V
CC
is between 0 and 1.5 V, the device is in the high-impedance state during power up or power down.
However, to ensure the high-impedance state above 1.5 V, output-enable (OE
and OEBY) inputs should be tied
to V
CC
through a pullup resistor and output-enable (OEAB) inputs should be tied to GND through a pulldown
resistor; the minimum value of the resistor is determined by the drive capability of the device connected to this
input.
VME320 is a patented backplane construction by Arizona Digital, Inc.
terminal assignments
123456
A 1OEBY NC NC NC NC 1OEAB
B 1Y 1A GND GND V
CC
1B
C 2Y 2A V
CC
V
CC
BIAS V
CC
2B
D 3A1 2OEBY GND GND 2OEAB 3B1
E 3A2 LE V
CC
3B2
F 3A3 OE V
CC
3B3
G 3A4 CLKBA GND GND CLKAB 3B4
H 3A5 3A6 V
CC
V
CC
3B6 3B5
J 3A7 3A8 GND GND 3B8 3B7
K DIR NC NC NC NC V
CC
NC − No internal connection
GQL PACKAGE
(TOP VIEW)
123456
A
B
C
D
E
F
G
H
J
K

        
        
SCES620 – DECEMBER 2004
3
POST OFFICE BOX 655303 DALLAS, TEXAS 75265
functional description
The SN74VMEH22501A is a high-drive (–48/64 mA), 8-bit UBT transceiver containing D-type latches and
D-type flip-flops for data-path operation in transparent, latched, or flip-flop modes. Data transmission is true
logic. The device is uniquely partitioned as 8-bit UBT transceivers with two integrated 1-bit three-wire bus
transceivers.
functional description for two 1-bit bus transceivers
The OEAB inputs control the activity of the 1B or 2B port. When OEAB is high, the B-port outputs are active.
When OEAB is low, the B-port outputs are disabled.
Separate 1A and 2A inputs and 1Y and 2Y outputs provide a feedback path for control and diagnostics
monitoring. The OEBY
inputs control the 1Y or 2Y outputs. When OEBY is low, the Y outputs are active. When
OEBY
is high, the Y outputs are disabled.
The OEBY
and OEAB inputs can be tied together to form a simple direction control where an input high yields
A data to B bus and an input low yields B data to Y bus.
1-BIT BUS TRANSCEIVER FUNCTION TABLE
INPUTS
OUTPUT
MODE
OEAB OEBY
OUTPUT
MODE
L H Z Isolation
H H A data to B bus
True driver
L L B data to Y bus
True driver
H L A data to B bus, B data to Y bus True driver with feedback path
1234567NEXT