Freelance Electronics Components Distributor
Closed Dec 25th-26th
800-300-1968
We Stock Hard to Find Parts

A3P250-FGG144

Part # A3P250-FGG144
Description IC FPGA 97 I/O 144FBGA
Category IC
Availability Out of Stock
Qty 0
Qty Price
1 + $15.25371



Technical Document


DISCLAIMER: The information provided herein is solely for informational purposes. Customers must be aware of the suitability of this product for their application, and consider that variable factors such as Manufacturer, Product Category, Date Codes, Pictures and Descriptions may differ from available inventory.

ProASIC3 DC and Switching Characteristics
v1.3 2-101
Table 2-114 • A3P250 FIFO 4k×1
Worst Commercial-Case Conditions: T
J
= 70°C, V
CC
= 1.425 V
Parameter Description –2 –1 Std. –F Units
t
ENS
REN_B, WEN_B Setup Time 4.86 5.53 6.50 7.81 ns
t
ENH
REN_B, WEN_B Hold Time 0.00 0.00 0.00 0.00 ns
t
BKS
BLK_B Setup Time 0.19 0.22 0.26 0.31 ns
t
BKH
BLK_B Hold Time 0.00 0.00 0.00 0.00 ns
t
DS
Input Data (DI) Setup Time 0.18 0.21 0.25 0.29 ns
t
DH
Input Data (DI) Hold Time 0.00 0.00 0.00 0.00 ns
t
CKQ1
Clock HIGH to New Data Valid on DO (flow-through) 2.36 2.68 3.15 3.79 ns
t
CKQ2
Clock HIGH to New Data Valid on DO (pipelined) 0.89 1.02 1.20 1.44 ns
t
RCKEF
RCLK HIGH to Empty Flag Valid 1.72 1.96 2.30 2.76 ns
t
WCKFF
WCLK HIGH to Full Flag Valid 1.63 1.86 2.18 2.62 ns
t
CKAF
Clock HIGH to Almost Empty/Full Flag Valid 6.19 7.05 8.29 9.96 ns
t
RSTFG
RESET_B LOW to Empty/Full Flag Valid 1.69 1.93 2.27 2.72 ns
t
RSTAF
RESET_B LOW to Almost Empty/Full Flag Valid 6.13 6.98 8.20 9.85 ns
t
RSTBQ
RESET_B LOW to Data Out LOW on DO (pass-through) 0.92 1.05 1.23 1.48 ns
RESET_B LOW to Data Out LOW on DO (pipelined) 0.92 1.05 1.23 1.48 ns
t
REMRSTB
RESET_B Removal 0.29 0.33 0.38 0.46 ns
t
RECRSTB
RESET_B Recovery 1.50 1.71 2.01 2.41 ns
t
MPWRSTB
RESET_B Minimum Pulse Width 0.21 0.24 0.29 0.34 ns
t
CYC
Clock Cycle Time 3.23 3.68 4.32 5.19 ns
F
MAX
Maximum Frequency 310 272 231 193 MHz
ProASIC3 DC and Switching Characteristics
2-102 v1.3
Embedded FlashROM Characteristics
Timing Characteristics
Figure 2-44 • Timing Diagram
A
0
A
1
t
SU
t
HOLD
t
SU
t
HOLD
t
SU
t
HOLD
t
CKQ2
t
CKQ2
t
CKQ2
CLK
Address
Data
D
0
D
0
D
1
Table 2-115 • Embedded FlashROM Access Time
Parameter Description –2 –1 Std. Units
t
SU
Address Setup Time 0.53 0.61 0.71 ns
t
HOLD
Address Hold Time 0.00 0.00 0.00 ns
t
CK2Q
Clock to Out 21.42 24.40 28.68 ns
F
MAX
Maximum Clock Frequency 15 15 15 MHz
ProASIC3 DC and Switching Characteristics
v1.3 2-103
JTAG 1532 Characteristics
JTAG timing delays do not include JTAG I/Os. To obtain complete JTAG timing, add I/O buffer
delays to the corresponding standard selected; refer to the I/O timing characteristics in the "User
I/O Characteristics" section on page 2-15 for more details.
Timing Characteristics
Table 2-116 • JTAG 1532
Commercial-Case Conditions: T
J
= 70°C, Worst-Case V
CC
= 1.425 V
Parameter Description –2 –1 Std. Units
t
DISU
Test Data Input Setup Time 0.50 0.57 0.67 ns
t
DIHD
Test Data Input Hold Time 1.00 1.13 1.33 ns
t
TMSSU
Test Mode Select Setup Time 0.50 0.57 0.67 ns
t
TMDHD
Test Mode Select Hold Time 1.00 1.13 1.33 ns
t
TCK2Q
Clock to Q (data out) 6.00 6.80 8.00 ns
t
RSTB2Q
Reset to Q (data out) 20.00 22.67 26.67 ns
F
TCKMAX
TCK Maximum Frequency 25.00 22.00 19.00 MHz
t
TRSTREM
ResetB Removal Time 0.00 0.00 0.00 ns
t
TRSTREC
ResetB Recovery Time 0.20 0.23 0.27 ns
t
TRSTMPW
ResetB Minimum Pulse TBD TBD TBD ns
Note: For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6
for derating values.
PREVIOUS3233343536373839404142434445NEXT