Freelance Electronics Components Distributor
Closed Dec 25th-26th
800-300-1968
We Stock Hard to Find Parts

AD9826KRS

Part # AD9826KRS
Description AFE Video 1ADC 16-Bit 5V 28-Pin SSOP Tube
Category IC
Availability In Stock
Qty 2
Qty Price
1 + $9.04717
Manufacturer Available Qty
Analog Devices
  • Shipping Freelance Stock: 2
    Ships Immediately



Technical Document


DISCLAIMER: The information provided herein is solely for informational purposes. Customers must be aware of the suitability of this product for their application, and consider that variable factors such as Manufacturer, Product Category, Date Codes, Pictures and Descriptions may differ from available inventory.

AD9826
–13–
REV. A
FUNCTIONAL DESCRIPTION
The AD9826 can be operated in six different modes: 3-Channel
CDS Mode, 3-Channel SHA Mode, 2-Channel CDS Mode,
2-Channel SHA Mode, 1-Channel CDS Mode, and 1-Channel
SHA Mode. Each mode is selected by programming the Configura-
tion Registers through the serial interface. For more detail on
CDS or SHA mode operation, see the Circuit Operation section.
3-Channel CDS Mode
In 3-Channel CDS Mode, the AD9826 simultaneously samples
the Red, Green, and Blue input voltages from the CCD outputs.
The sampling points for each Correlated Double Sampler (CDS)
are controlled by CDSCLK1 and CDSCLK2 (see Figures 11
and 13). CDSCLK1’s falling edge samples the reference level of
the CCD waveform. CDSCLK2’s falling edge samples the data
level of the CCD waveform. Each CDS amplifier outputs the
difference between the CCD’s reference and data levels. Next,
the output voltage of each CDS amplifier is level-shifted by an
Offset DAC. The voltages are then scaled by the three Program-
mable Gain Amplifiers before being multiplexed through the
16-Bit ADC. The ADC sequentially samples the PGA outputs
on the falling edges of ADCCLK.
The offset and gain values for the Red, Green, and Blue chan-
nels are programmed using the serial interface. The order in
which the channels are switched through the multiplexer is
selected by programming the MUX Configuration register.
Timing for this mode is shown in Figure 1. It is recommended
that the falling edge of CDSCLK2 occur before the rising edge
of ADCCLK, although this is not required to satisfy the mini-
mum timing constraints. The rising edge of CDSCLK2 should
not occur before the previous falling edge of ADCCLK, as
shown by t
ADC2
. The output data latency is three clock cycles.
3-Channel SHA Mode
In 3-Channel SHA Mode, the AD9826 simultaneously samples
the Red, Green, and Blue input voltages. The sampling point is
controlled by CDSCLK2. CDSCLK2’s falling edge samples the
input waveforms on each channel. The output voltages from the
three SHAs are modified by the offset DACs and then scaled by
the three PGAs. The outputs of the PGAs are then multiplexed
through the 16-bit ADC. The ADC sequentially samples the
PGA outputs on the falling edges of ADCCLK.
The input signal is sampled with respect to the voltage applied
to the OFFSET pin (see Figure 14). With the OFFSET pin
grounded, a zero volt input corresponds to the ADC’s zero scale
output. The OFFSET pin may also be used as a coarse offset
adjust pin. A voltage applied to this pin will be subtracted from
the voltages applied to the Red, Green, and Blue inputs in the first
amplifier stage of the AD9826. The input clamp is disabled in this
mode. For more information, see the Circuit Operation section.
Timing for this mode is shown in Figure 5. CDSCLK1 should
be grounded in this mode. Although it is not required, it is recom-
mended that the falling edge of CDSCLK2 occur before the
rising edge of ADCCLK. The rising edge of CDSCLK2 should
not occur before the previous falling edge of ADCCLK, as shown
by t
ADC2
. The output data latency is three ADCCLK cycles.
The offset and gain values for the Red, Green, and Blue chan-
nels are programmed using the serial interface. The order in
which the channels are switched through the multiplexer is
selected by programming the MUX Configuration register.
2-Channel CDS Mode
The 2-Channel Mode is selected by writing a “1” into two of the
channel select bits of the MUX register (D4–D6). Bit D5 of the
configuration register also needs to be set low to take the part out
of 3-Channel Mode. The channels that will be used is determined
by the contents of Bits D4–D6 of the MUX Configuration Reg-
ister (see Table III). The combination of inputs that can be
selected are; RG, RB, or GB by writing a “1” into the appropri-
ate bit. The sample order is selected by Bit D7. If D7 is high,
the MUX will sample in the following order: RG or RB or GB
depending on which channels are turned on. If Bit D7 is set low
the mux will sample in the following order: GR or BR or BG
depending on which channels are turned on.
The AD9826 simultaneously samples the selected channels’
input voltages from the CCD outputs. The sampling points
for each Correlated Double Sampler (CDS) are controlled by
CDSCLK1 and CDSCLK2 (see Figure 11). CDSCLK1’s fall-
ing edge samples the reference level of the CCD waveform.
CDSCLK2’s falling edge samples the data level of the CCD
waveform. Each CDS amplifier outputs the difference between
the CCD’s reference and data levels. Next, the output voltage of
each CDS amplifier is level-shifted by an Offset DAC. The volt-
ages are then scaled by the two Programmable Gain Amplifiers
before being multiplexed through the 16-bit ADC. The ADC
sequentially samples the PGA outputs on the falling edges of
ADCCLK.
The offset and gain values for the Red, Green, and Blue chan-
nels are programmed using the serial interface. The order in
which the channels are switched through the multiplexer is
selected by programming the MUX Configuration Register.
Timing for this mode is shown in Figure 3. The rising edge of
CDSCLK2 should not occur before the previous falling edge of
ADCCLK, as shown by t
ADC2
. The output data latency is three
clock cycles.
2-Channel SHA Mode
The 2-Channel Mode is selected by writing a “1” into two of the
channel select bits of the MUX Register (D4–D6). Bit D5 of the
configuration register also needs to be set low to take the part
out of 3-Channel Mode. The channels that will be used is deter-
mined by the contents of Bits D4–D6 of the MUX Configuration
Register (see Table III ). The combination of inputs that can be
selected are; RG, RB, or GB by writing a “1” into the appropri-
ate bit. The sample order is selected by Bit D7. If D7 is high,
the mux will sample in the following order: RG or RB or GB,
depending on which channels are turned on. If Bit D7 is set low,
the mux will sample in the following order: GR or BR or BG,
depending on which channels are turned on.
In 2-Channel SHA Mode, the AD9826 simultaneously samples
the selected channels’ input voltages. The sampling point is
controlled by CDSCLK2. CDSCLK2’s falling edge samples the
input waveforms on each channel. The output voltages from the
two SHAs are modified by the offset DACs and then scaled by
the two PGAs. The outputs of the PGAs are then multiplexed
through the 16-bit ADC. The ADC sequentially samples the PGA
outputs on the falling edges of ADCCLK.
The input signal is sampled with respect to the voltage applied
to the OFFSET pin (see Figure 14). With the OFFSET pin
grounded, a zero volt input corresponds to the ADC’s zero scale
output. The OFFSET pin may also be used as a coarse offset
AD9826
–14–
REV. A
adjust pin. A voltage applied to this pin will be subtracted from
the voltages applied to the Red, Green, and Blue inputs in the first
amplifier stage of the AD9826. The input clamp is disabled in this
mode. For more information, see the Circuit Operation section.
Timing for this mode is shown in Figure 4. CDSCLK1 should
be grounded in this mode. The rising edge of CDSCLK2 should
not occur before the previous falling edge of ADCCLK, as shown
by t
ADC2
. The output data latency is three ADCCLK cycles. The
offset and gain values for the Red, Green, and Blue channels are
programmed using the serial interface. The order in which the
channels are switched through the multiplexer is selected by
programming the MUX Configuration Register.
1-Channel CDS Mode
This mode operates the same way as the 3-Channel CDS mode.
The difference is that the multiplexer remains fixed in this mode,
so only the channel specified in the MUX Configuration Regis-
ter is processed.
Timing for this mode is shown in Figure 2.
1-Channel SHA Mode
This mode operates the same way as 3-Channel SHA mode,
except that the multiplexer remains stationary. Only the channel
specified in the MUX Configuration Register is processed.
Timing for this mode is shown in Figure 6. CDSCLK1 should
be grounded in this mode of operation.
Configuration Register
The Configuration Register controls the AD9826’s operating
mode and bias levels. Bits D8 and D1 should always be set low.
Table II. Configuration Register Settings
D
8D7 D6 D5 D4 D3 D2 D1 D0
Set Input Range Internal VREF 3CH Mode CDS Operation Input Clamp Bias Power-Down Set Output Mode
to
1 = 4 V* 1 = Enabled* 1 = On* 1 = CDS Mode* 1 = 4 V* 1 = On
to
0 = 2 Byte*
0
0 = 2 V 0 = Disabled 0 = Off 0 = SHA Mode 0 = 3 V 0 = Off (Normal)*
0
1 = 1 Byte
*Power-on default value.
Bit D7 controls the input range of the AD9826. Setting D7 high
sets the input range to 4 V while setting Bit D7 low sets the
input range to 2 V. Bit D6 controls the internal voltage refer-
ence. If the AD9826’s internal voltage reference is used, then
this bit is set high. Setting Bit D6 low will disable the internal
voltage reference, allowing an external voltage reference to be
used. Setting Bit D5 high will configure the AD9826 for 3-
channel operation. If D5 is set low, the part will be in either
2CH or 1CH mode based on the settings in the MUX Configu-
ration Register (See Table III and the MUX Configuration
Register description). Setting Bit D4 high will enable the CDS
mode of operation, and setting this bit low will enable the SHA
mode of operation. Bit D3 sets the dc bias level of the AD9826’s
input clamp.
This bit should always be set high for the 4 V clamp bias, unless
a CCD with a reset feedthrough transient exceeding 2 V is used.
If the 3 V clamp bias level is used, then the peak-to-peak input
signal range to the AD9826 is reduced to 3 V maximum. Bit D2
controls the power-down mode. Setting Bit D2 high will place
the AD9826 into a very low-power “sleep” mode. All register
contents are retained while the AD9826 is in the powered-down
state. Bit D0 controls the output mode of the AD9826. Setting
Bit D0 high will enable a single byte output mode where only
the 8 MSBs of the 16 b ADC will be output on each rising edge
of ADCCLK (see Figure 8). If Bit D0 is set low, then the 16 b
ADC output is multiplexed into two bytes. The MSByte is
output on ADCCLK rising edge and the LSByte is output on
ADCCLK falling edge.
Table I. Internal Register Map
Register Address Data Bits
Name A2 A1 A0 D8 D7 D6 D5 D4 D3 D2 D1 D0
Configuration 0 0 0 0 Input Rng VREF 3CH Mode CDS On Clamp Pwr Dn 0 1 Byte Out
MUX Config 0 0 1 0 RGB/BGR Red Green Blue 0 0 0 0
Red PGA 0 1 0 0 0 0 MSB LSB
Green PGA 0 1 1 0 0 0 MSB LSB
Blue PGA 1 0 0 0 0 0 MSB LSB
Red Offset 1 0 1 MSB LSB
Green Offset 1 1 0 MSB LSB
Blue Offset 1 1 1 MSB LSB
AD9826
–15–
REV. A
MUX Configuration Register
The MUX Configuration Register controls the sampling chan-
nel order and the 2-Channel Mode configuration in the AD9826.
Bits D8 and D3–D0 should always be set low. Bit D7 is used
when operating in 3-Channel or 2-Channel Mode. Setting Bit
D7 high will sequence the MUX to sample the Red channel
first, then the Green channel, and then the Blue channel. When
in 3-channel mode, the CDSCLK2 pulse always resets the MUX
to sample the Red channel first (see Figure 11). When Bit D7 is
set low, the channel order is reversed to Blue first, Green sec-
ond, and Red third. The CDSCLK2 pulse will always reset the
MUX to sample the Blue channel first. Bits D6, D5, and D4 are
used when operating in 1 or 2-Channel Mode. Bit D6 is set high
to sample the Red channel. Bit D5 is set high to sample the
Green channel. Bit D4 is set high to sample the Blue channel.
The MUX will remain stationary during 1-channel mode. Two-
Channel Mode is selected by setting two of the channel select
Bits (D4–D6) high. The MUX samples the channels in the
order selected by Bit D7.
PGA Gain Registers
There are three PGA registers for individually programming the
gain in the Red, Green, and Blue channels. Bits D8, D7, and
D6 in each register must be set low, and Bits D5 through D0
control the gain range from 1× to 6× in 64 increments. See
Figure 17 for a graph of the PGA gain versus PGA register
code. The coding for the PGA registers is straight binary, with
an all “zeros” word corresponding to the minimum gain setting
(1×) and an all “ones” word corresponding to the maximum
gain setting (6×).
Offset Registers
There are three Offset Registers for individually programming
the offset in the Red, Green, and Blue channels. Bits D8 through
D0 control the offset range from –300 mV to +300 mV in 512
increments. The coding for the Offset Registers is Sign Mag-
nitude, with D8 as the sign bit. Table V shows the offset range
as a function of the Bits D8 through D0.
Table III. MUX Configuration Register Settings
D
8 D7 D6 D5 D4 D3 D2 D1 D0
Set MUX Order Channel Select Channel Select Channel Select Set Set Set Set
to
1 = R-G-B* 1 = RED* 1 = GREEN 1 = BLUE
to to to to
0
0 = B-G-R 0 = Off 0 = Off* 0 = Off*
00 00
*Power-on default value.
Table IV. PGA Gain Register Settings
D8 D7 D6 D5 D4 D3 D2 D1 D0 Gain (V/V) Gain (dB)
Set to 0 Set to 0 Set to 0 MSB LSB
000000000* 1.0 0.0
000000001 1.013 0.12
000111111 5.56 14.9
000111111 6.0 15.56
*Power-on default value.
Table V. Offset Register Settings
D8 D7 D6 D5 D4 D3 D2 D1 D0 Offset (mV)
MSB LSB
000000000* 0
000000001 +1.2
011111111 +300
100000000 0
100000001 –1.2
111111111 –300
*Power-on default value.
PREVIOUS1234567NEXT