Freelance Electronics Components Distributor
Closed Dec 25th-26th
800-300-1968
We Stock Hard to Find Parts

74F564PC

Part # 74F564PC
Description Flip Flop D-Type Bus Interface Pos-Edge 3-ST 1-Element 20-
Category IC
Availability In Stock
Qty 16
Qty Price
1 + $0.75037
Manufacturer Available Qty
National Semiconductor Corp
  • Shipping Freelance Stock: 16
    Ships Immediately



Technical Document


DISCLAIMER: The information provided herein is solely for informational purposes. Customers must be aware of the suitability of this product for their application, and consider that variable factors such as Manufacturer, Product Category, Date Codes, Pictures and Descriptions may differ from available inventory.

© 1999 Fairchild Semiconductor Corporation DS009563 www.fairchildsemi.com
April 1983
Revised August 1999
74F564 Octal D-Type Flip-Flop with 3-STATE Outputs
74F564
Octal D-Type Flip-Flop with 3-STATE Outputs
General Description
The 74F564 is a high-speed, low power octal flip-flop with a
buffered common Clock (CP) and a buffered common Out-
put Enable (OE
). The information presented to the D inputs
is sorted in the flip-flops on the LOW-to-HIGH Clock (CP)
transition.
This device is functionally identical to the 74F574, but has
inverted outputs.
Features
Inputs and outputs on opposite sides of package allow
easy interface with microprocessors
Useful as input or output port for microprocessors
Functionally identical to 74F574
3-STATE outputs for bus-oriented applications
Ordering Code:
Devices also available in Tape and Reel. Specify by appending the suffix letter “X” to the ordering code.
Logic Symbols
IEEE/IEC
Connection Diagram
Order Number Package Number Package Description
74F564SJ M20D 20-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide
74F564PC N20A 20-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide
www.fairchildsemi.com 2
74F564
Unit Loading/Fan Out
Functional Description
The 74F564 consists of eight edge-triggered flip-flops with
individual D-type inputs and 3-STATE true outputs. The
buffered clock and buffered Output Enable are common to
all flip-flops. The eight flip-flops will store the state of their
individual D inputs that meet the setup and hold times
requirements on the LOW-to-HIGH Clock (CP) transition.
With the Output Enable (OE
) LOW, the contents of the
eight flip-flops are available at the outputs. When OE
is
HIGH, the outputs go to the high impedance state. Opera-
tion of the OE
input does not affect the state of the flip-
flops.
Function Table
H = HIGH Voltage Level Z = High Impedance
L = LOW Voltage Level
= LOW-to-HIGH Transition
X = Immaterial NC = No Change
Logic Diagram
Please note that this diagram is provided only for the understanding of logic operations and should not be used to estimate propagation delays.
Pin Names Description
U.L.
Input I
IH
/I
IL
HIGH/LOW
Output I
OH
/I
OL
D
0
–D
7
Data Inputs 1.0/1.0 20 µA/0.6 mA
CP Clock Pulse Input (Active Rising Edge) 1.0/1.0 20 µA/0.6 mA
OE
3-STATE Output Enable Input (Active LOW) 1.0/1.0 20 µA/0.6 mA
O
0
–O
7
3-STATE Outputs 150/40 (33.3) 3 mA/24 mA (20 mA)
Inputs Internal Outputs
Function
OE
CP D Q O
H H L NC Z Hold
HHH NC Z Hold
H
L H Z Load
H
H L Z Load
L
L H H Data Available
L
H L L Data Available
L H L NC NC No Change in Data
L H H NC NC No Change in Data
3 www.fairchildsemi.com
74F564
Absolute Maximum Ratings(Note 1) Recommended Operating
Conditions
Note 1: Absolute maximum ratings are values beyond which the device
may be damaged or have its useful life impaired. Functional operation
under these conditions is not implied.
Note 2: Either voltage limit or current limit is sufficient to protect inputs.
DC Electrical Characteristics
Storage Temperature 65°C to +150°C
Ambient Temperature under Bias 55°C to +125°C
Junction Temperature under Bias 55°C to +150°C
V
CC
Pin Potential to Ground Pin 0.5V to +7.0V
Input Voltage (Note 2) 0.5V to +7.0V
Input Current (Note 2) 30 mA to +5.0 mA
Voltage Applied to Output
in HIGH State (with V
CC
= 0V)
Standard Output 0.5V to V
CC
3-STATE Output 0.5V to +5.5V
Current Applied to Output
in LOW State (Max) twice the rated I
OL
(mA)
Free Air Ambient Temperature 0°C to +70°C
Supply Voltage +4.5V to +5.5V
Symbol Parameter Min Typ Max Units
V
CC
Conditions
V
IH
Input HIGH Voltage 2.0 V Recognized as a HIGH Signal
V
IL
Input LOW Voltage 0.8 V Recognized as a LOW Signal
V
CD
Input Clamp Diode Voltage 1.2 V Min I
IN
= 18 mA
V
OH
Output HIGH 10% V
CC
2.5
VMin
I
OH
= 1 mA
Voltage 10% V
CC
2.4 I
OH
= 3 mA
5% V
CC
2.7 I
OH
= 1 mA
5% V
CC
2.7 I
OH
= 3 mA
V
OL
Output LOW
10% V
CC
0.5 V Min I
OL
= 24 mA
Voltage
I
IH
Input HIGH
5.0 µAMaxV
IN
= 2.7V
Current
I
BVI
Input HIGH Current
7.0 µAMaxV
IN
= 7.0V
Breakdown Test
I
CEX
Output HIGH
50 µAMaxV
OUT
= V
CC
Leakage Current
V
ID
Input Leakage
4.75 V 0.0
I
ID
= 1.9 µA
Tes t All Other Pins Grounded
I
OD
Output Leakage
3.75 µA0.0
V
IOD
= 150 mV
Circuit Current All Other Pins Grounded
I
IL
Input LOW Current 0.6 mA Max V
IN
= 0.5V
I
OZH
Output Leakage Current 50 µAMaxV
OUT
= 2.7V
I
OZL
Output Leakage Current 50 µAMaxV
OUT
= 0.5V
I
OS
Output Short-Circuit Current 60 150 mA Max V
OUT
= 0V
I
ZZ
Bus Drainage Test 500 µA0.0VV
OUT
= 5.25V
I
CCZ
Power Supply Current 55 86 mA Max V
O
= HIGH Z
12NEXT